# Final Report - EE618 2DA1201Y PNP TRANSISTOR

Adrija Bera 210071 Aniket Sen 210134 Devendra Saini 241040608 Pratyush Amrit 210762

# 1. Fabrication Flow Overview



## **Description of common processes used**

#### 1.1 Photolithography

<u>Photoresist material</u>: **DNQ** (Diazonaphthoquinone) with base resin - Novolac. (*reference: Plummer*) This is a g-line photoresist compatible with a wavelength = 436nm.

- γ is typically 2-3.
- Q<sub>f</sub> value is 100 mJ/cm<sup>2</sup>.

Typical Intensity of Light used: 20 mW/cm<sup>2</sup>.

The time taken in each photoresist process is 5 seconds.

#### 1.2 Chemical Vapour Deposition

The most commonly used deposition process in the fabrication of the device is LPCVD.

- A good choice of flow rate of SiH<sub>2</sub>Cl<sub>2</sub> used in CVD is 0.4 liter/min.
- The flow rate of HCl is 0.5 liter/min.





# 2. Choice of Substrate

The p-substrate should have a moderately high resistivity (25  $\Omega$  – 50  $\Omega$ ) value, which corresponds to a doping level on the order of  $10^{15}~cm^{-3}$ . Then the actual device is built on an n-well that is diffused into the surface of the wafer. Typically, the well doping levels are of the order  $10^{16}~-10^{17}~cm^{-3}$  near the wafer surface.

The only other parameter we need to specify in the starting material substrate is the crystal orientation. Modern silicon integrated circuits are typically made with wafers oriented in the (100) crystal direction. This





orientation is preferred because it creates a better  $Si\ /SiO_2$  interface, with fewer imperfections in atomic bonding when a  $SiO_2$  layer is thermally grown. This improves electrical properties, making (100) orientation the standard for starting wafers.

## 3. N-buried well Formation

## 3.1 Thermal oxidation of Si To form SiO,

The thickness of  $SiO_2$  formed = 1.5  $\mu m$ , using  $H_2O$ .

From Deal-groove's Equation,

$$\frac{x_0^2}{B} + \frac{x_0}{\frac{B}{A}} = t + \tau$$
; here,  $\tau = 0$ ,  $B = 0.549 \mu m^2 h r^{-1}$  &  $\frac{B}{A} = 5.37 \mu m h r^{-1}$ 

For, (100) Si from the table.

Hence, the time required is 3.01 hours  $\approx$  3 hours.

# 3.3 Lithography for Forming Mask for Etching of SiO,

After Applying Photo-resist here.

The time taken is 5 seconds.





Rate constants describing (111) silican oxidation kinetics at 1 Atm total pressure. For the corresponding values for (100) silicon, all  $C_2$  values should be divided by 1.68.

 $C_2 = 8.95 \times 10^7 \,\mu\text{m hr}^{-1}$ 

 $C_2 = 1.63 \times 10^8 \,\mu \text{m hr}^{-1}$ 

 $E_1 = 1.23 \,\text{eV}$ 

 $E_1 = 0.71 \text{ eV}$  $C_1 = 3.86 \times 10^2 \,\mu\text{m}^2 \,\text{hr}^{-1}$ 

Wet O<sub>2</sub>

Mask 1 is used here for photolithography.

Mask 1

# 3.4 Etching of $SiO_2$

The etch rate of  ${\it SiO}_2$  using  ${\it CF}_4/{\it H}_2$  is approximately  $0.40~{\rm \mu}m~{\it min}^{-1}$  .

Therefore, etching will be done for approx 4 min to ensure complete etching.

| Material         | Etchant                                                                                                                               | Comments                                                                                                                                                            |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SiO <sub>2</sub> | SF <sub>6</sub> , NF <sub>3</sub> , CF <sub>4</sub> /O <sub>2</sub> , CF <sub>4</sub>                                                 | Can be isotropic or near isotropic<br>(significant undercutting); anisotropy better<br>with higher ion energy and lower pressure;<br>poor or no selectivity over Si |
|                  | CF <sub>4</sub> /H <sub>2</sub> , CHF <sub>3</sub> /O <sub>2</sub> , C <sub>2</sub> F <sub>6</sub> ,<br>C <sub>3</sub> F <sub>8</sub> | Very anisotropic, selective over Si                                                                                                                                 |
|                  | CHF <sub>3</sub> /C <sub>4</sub> F <sub>8</sub> /CO                                                                                   | Anisotropic, selective over Si <sub>3</sub> N <sub>4</sub>                                                                                                          |



# 3.6 Etching of Si after removing PR.

| Materia1    | Etchant                                                    | Comments                                                                                                   |
|-------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Polysilicon | CF <sub>4</sub>                                            | Isotropic or near isotropic (significant<br>undercutting); fair to no selectivity over<br>SiO <sub>2</sub> |
|             | CF <sub>4</sub> /H <sub>2</sub>                            | Very anisotropic, non-selective over SiO <sub>2</sub>                                                      |
|             | SF <sub>6</sub> , CF <sub>4</sub> /O <sub>2</sub>          | Isotropic or near isotropic, good selectivity<br>over SiO <sub>2</sub>                                     |
|             | HBr, Cl <sub>2</sub> , Cl <sub>2</sub> /HBr/O <sub>2</sub> | Very anisotropic, most selective over SiO <sub>2</sub>                                                     |

Si will be etched using HBr at 8 mt pressure with an energy supply of 1700 W. The Etch rate is Almost  $200 \ nm/min$ . Hence, to remove  $30 \ um$  Si, we will need 150 mins.



## 3.7 Formation of the N-buried layer

The n buried region is grown through CVD (along with Arsenic gas impurities such as AsH3) and planarized by CMP on the etched regions.

Concentration of AsH3 =  $2 \times 10^{16} \text{ cm}^{-3}$ 

Temperature = 1000°C Thickness = 40 um Growth rate = 0.2 um/min

Time required = <u>200 minutes</u>



# 4. Trench Isolation for Isolation Step

## 4.1 Growth of Si<sub>3</sub>N<sub>4</sub> layer

A layer of 75um of  $\mathbf{Si_3N_4}$  is grown on the entire region with the help of CVD. CVD deposits silicon-nitride films in the 650-900°C range. Low-pressure CVD is frequently used here for good uniformity and high wafer throughput. The source gases are ammonia and either dichlorosilane or silane, following the reactions:

$$\begin{aligned} 3\text{SiH}_2\text{Cl}_2 + 4\text{NH}_3 &\rightarrow \text{Si}_3\text{N}_4 + 6\text{HCl} + 6\text{H}_2 \\ 3\text{SiH}_4 + 4\text{NH}_3 &\rightarrow \text{Si}_3\text{N}_4 + 12\text{H}_2 \end{aligned}$$

Thickness = 108 um Temperature = 900°C

From the graph, **Growth rate** = 0.08 um/min

Thus, time taken for the layer formation = Thickness / Growth rate = 937.5 minutes



≈ 15 hrs 38 minutes

## 4.2 Etching the desired region

Apply the photoresist layer above the  $\mathbf{Si_3N_4}$  region and then etch the following region with the help of Mask 1 again, as shown above. Using CH<sub>3</sub>F with 60% O<sub>2</sub> The power is 250 W and the pressure is 50 mT. (Ref. <a href="https://www.sciencedirect.com/science/article/pii/S0167931709003530">https://www.sciencedirect.com/science/article/pii/S0167931709003530</a>)

Etching Depth = 108 um. Etching Rate = 100 nm/min Time required = 18 hours.



#### 4.3 Growth of p+ sub-collector region

The p+ sub-collector region of 30 um is grown through CVD (along with Boron gas impurities such as BH<sub>3</sub>) on the layer of the n-well region.

Concentration of BH<sub>3</sub> impurity = 10<sup>18</sup> cm<sup>-3</sup>

Temperature = 850°C

Thickness = 30 um

Growth rate = 0.025 um/min

Time required = 20 hours



## 4.4 Growth of the Si<sub>3</sub>N<sub>4</sub> layer again and Isolating the active regions

An over-deposition of the  $\mathbf{Si}_{3}\mathbf{N}_{4}$  layer is performed through CVD.

Temperature = 850°C

Thickness = 78 um

Growth Rate = 0.025 um/min

Time required = <u>52 hours</u>



The excess  $Si_3N_4$  is removed by CMP (Chemical-Mechanical Planarization), and the profile is flattened. Now, apply a photoresist again over the top and then etch the following regions with the

help of a mask.

Using Mask No. 2 and 3,  $Si_3N_4$  is etched using  $CH_3F$  with 60%  $O_2$ . The power is 250 W and the pressure is

50 mTorr for 78/0.1=780 min  $\approx 13 \text{ hours}$ .

Using Mask No. 3 and 4, etch for <u>5 hours</u>.







Mask 3



# 4.5 Growth of SiO<sub>2</sub> Layer in the Trench

Epitaxial Growth of the  $SiO_2$  layer is done through CVD with the help of the following reaction :

$$SiH_4 + O_2 \rightarrow SiO_2 + 2H_2$$

Thickness = 108 um
Temperature = 900°C
Growth rate = 0.08 um/min



## 4.6 Etch the Si<sub>3</sub>N<sub>4</sub> layer

Apply a photoresist layer of thickness 3 um for masking and expose the  $Si_3N_4$  layer which could be etched out by using **Mask no. 5** using CH<sub>3</sub>F with 70% O<sub>2</sub>. The power is 250 W and the pressure is 50 m.Torr for 78/0.1= $\frac{780 \text{ minutes}}{100 \text{ minutes}}$ .

The selectivity over SiO<sub>2</sub> is more than 10.



Mask 5

## 5. Growth of p+ sub-collector region

Photoresist with the help of photolithography is applied to expose the region.

CVD Deposition is performed to form the p+ sub-collector region.

Temperature = 900°C Thickness = 78 um

Growth Rate = 0.08 um/min

Time taken = <u>16 hours 15 mins</u>



# 6. Growth of the PNP layer

## 6.1 Collector region formation

Apply a photoresist layer of thickness 3 um for masking and expose the  $Si_3N_4$  layer which could be etched out by using Mask No. 6 is etched using  $CH_3F$  with 70%  $O_2$  The power is 250 W and pressure is 50 mT.for 78/0.1=780 min. The selectivity over  $SiO_2$  is more than 10. The collector region of **40 um** is grown through CVD (along with Boron gas impurities such as  $BH_3$ ) on the layer of the n-well region.

Concentration of BH<sub>3</sub> =  $6.7 \times 10^{15} \text{ cm}^{-3}$ Temperature =  $850^{\circ}\text{C}$ Thickness = 40 umGrowth rate = 0.025 um/min



#### 6.2 <u>n+ region formation</u>

## 6.2.1 Growth of the Si<sub>3</sub>N<sub>4</sub> and Isolating the Active Regions

Deposition of the  $Si_3N_4$  layer is performed through LPCVD.

Temperature = 850°C
Thickness = 39 um
Crouth Date = 0.035 um/min

Growth Rate = 0.025 um/min

Time required =  $\underline{26 \text{ hours}}$ 

The excess  $Si_3N_4$  is removed by CMP (Chemical-Mechanical Planarization), and the profile is flattened. Now, apply a photoresist again over the top and then etch the following regions with the help of **Mask** no. 7 using CH<sub>3</sub>F with 70% O<sub>2</sub>. The power is 250 W and the pressure is 50 mT for 39/0.1 = <u>390 minutes</u>.



Mask 7

#### 6.2.2 Growth of n+ region

The n+ region is grown through CVD (along with Arsenic gas impurities such as AsH<sub>3</sub>) and planarized by

CMP on the etched regions.

Concentration of  $AsH_3 = 10^{19} cm^{-3}$ 

Temperature = 850°C

Thickness = 39 um

Growth rate = 0.025 um/min

Time required =  $\underline{26 \text{ hours}}$ 



## 6.2.3 Etch the Si<sub>3</sub>N<sub>4</sub> layer

Apply a photoresist layer of thickness 3 um for masking and expose the  $Si_3N_4$  layer which could be etched out by using Mask no 8 is etched using  $CH_3F$  with 70%  $O_2$ . The power is 250 W and the pressure is 50 m.Torr.

The selectivity over SiO<sub>2</sub> is more than 10.

Time required = (78 um) / (0.1 um/min) = 780 minutes = 13 hours



Mask 8

## 6.3 Base Region Formation

The n-doped base region is grown through the LPCVD process.

Temperature = 850°C

Thickness = 13.7 um + 25 um = 39 um

Growth Rate = 0.025 um/min

Time required =  $\underline{26 \text{ hours}}$ .



#### **6.4 Emitter Region Formation**

Wet oxidation forms a thin layer of SiO<sub>2</sub>, and then a photoresist layer is applied. Now, etch the desired region of Si using **Mask 9** (with HBr at 8 m.Torr pressure with an energy supply of 1.7 kW).

Thickness = 25 um

The etch rate is almost 200 nm/min Etching Time = <u>125 min</u>.

After etching, grow the layer of the p+ emitter region

Concentration of BH<sub>3</sub> =  $7 \times 10^{18} \text{ cm}^{-3}$ Temperature =  $850^{\circ}\text{C}$ Thickness = 25 umGrowth Rate = 0.025 um/min

Time required = <u>16 hours 40 minutes</u>

Then perform CMP to etch out excess SiO<sub>2</sub> for planarizing the surface.









# 7. Metal-layer Contact Formation

# 7.1 N-Polysilicon Layer Formation

A layer of  $Si_3N_4$  is deposited epitaxially over the device through CVD.

Thickness = 3 um
Temperature = 850°C
Growth Rate = 0.025 um/min



Time taken =  $\frac{2 hours}{}$ 

Then apply a photoresist on it and etch the region on which n-polysilicon is to be applied.

Reuse **Mask 8** 

### 7.2 P-polysilicon Layer Formation

Again grow a layer of  $Si_3N_4$  by LPCVD and apply a layer of photoresist on it and etch away the region on which the p-polysilicon layer is grown using **Mask 10**. After the etching, grow the layer of p-polysilicon

through LPCVD.

Thickness = 3 um
Temperature = 850°C
Growth Rate = 0.025 um/min

Time taken = <u>2 hours</u>





MASK 10

### 7.3 SiO<sub>2</sub> Mask Formation

Apply the photoresist and expose the areas where the SiO<sub>2</sub> layer is to be grown. After this, deposit a layer of SiO<sub>2</sub> through CVD, followed by etching of the photoresist layer using **Mask 11**.



### 7.4 Al Deposition

Aluminum (Al) is the main interconnect material in silicon microelectronics. The technique almost always used is DC magnetron sputter deposition.

Deposition Rate = 1 um/min Thickness = 15 um Time required = <u>15 minutes</u>



## 8. Resistor

To fabricate a resistor on a p-type silicon substrate, an n-type region is created with a dopant concentration of  $10^{17}~{\rm cm}^{-3}$ . This n-type diffusion or implantation forms the resistor, with its cross-sectional area designed as  $100~{\mu}{\rm m} \times 5~{\mu}{\rm m}$ , and a resistivity of  $0.1~\Omega \cdot {\rm cm}$ . These parameters are critical in determining the resistor's overall resistance.

To calculate the length required for a resistor with target resistances of  $200\,\Omega$  and  $10,000\,\Omega$  (10 k $\Omega$ ), we'll use the formula:

$$R = \rho \cdot \frac{L}{A}$$

where:

- R is the target resistance,
- $\rho = 0.1 \,\Omega \cdot \mathrm{cm}$  is the resistivity,
- L is the length of the resistor (what we need to find),
- $A=100\,\mu\mathrm{m} imes 5\,\mu\mathrm{m}=500\,\mu\mathrm{m}^2=5 imes 10^{-6}\,\mathrm{cm}^2$  is the cross-sectional area in  $\mathrm{cm}^2$ .

Rearranging the formula to solve for L:

$$L = \frac{R \cdot A}{\rho}$$

1. For  $R=200\,\Omega$ :

$$L = \frac{200\,\Omega \cdot 5 \times 10^{-6}\,\mathrm{cm}^2}{0.1\,\Omega \cdot \mathrm{cm}} = \frac{10^{-3}\,\Omega \cdot \mathrm{cm}^2}{0.1\,\Omega \cdot \mathrm{cm}} = 0.01\,\mathrm{cm} = 100\,\mu\mathrm{m}$$

2. For  $R=10,000\,\Omega$  (10 kΩ):

$$L = rac{10,000\,\Omega \cdot 5 imes 10^{-6}\,\mathrm{cm}^2}{0.1\,\Omega \cdot \mathrm{cm}} = rac{0.05\,\Omega \cdot \mathrm{cm}^2}{0.1\,\Omega \cdot \mathrm{cm}} = 0.5\,\mathrm{cm} = 5000\,\mu\mathrm{m}$$

**Mask 12** is used to etch away the SiO2 region followed by the Deposition of N-type material with a resistivity of 0.1 ohms-cm.



Mask 12 for Resistor formation

## 9. Interconnects

<u>Ohmic contacts</u> connect an interconnect with active regions or devices in the silicon substrate. A high-resistivity dielectric layer, usually silicon dioxide, separates the active regions from the global interconnect, and electrical contact is made between the interconnect and the active regions in the silicon through openings in that dielectric layer.

Ohmic contacts connect an interconnect with active regions or devices in the silicon substrate. A high resistivity dielectric layer, usually silicon dioxide, separates the active regions from the first level global interconnect, and electrical contact is made between the interconnect and the active regions in the silicon through openings in that dielectric layer.



The line resistance of the interconnect is given by:

$$R = \rho \frac{L}{WH}$$

where  $\rho$  is the interconnect resistivity, and L, W, and H are the interconnect length, width, and height, respectively.

The capacitance associated with the line is:

$$C = K_{ox} \varepsilon_o \frac{WL}{x_{ox}} + K_{ox} \varepsilon_o \frac{HL}{L_s}$$

Where  $x_{ox}$  and  $K_{ox}$  are the oxide thickness and dielectric constant, respectively, and  $\epsilon_o$  is the permittivity of free space. The first term represents the line to substrate capacitance,  $C_s$ , and the second term is the coupling capacitance between adjacent lines,  $C_l$ . It is assumed that the lines are surrounded by oxide on all sides.

The total RC delay associated with the line is thus

$$\tau_L = 0.89 \, K_1 K_{ox} \varepsilon_o \rho L^2 \left( \frac{1}{Hx_{ox}} + \frac{1}{WL_s} \right)$$

Where,  $K_l$  is added to empirically account for fringing fields and other interconnects above and below the line, in multilayer interconnect systems.  $K_l$  is often taken to be approximately 2.

$$\tau_L = 0.89 K_I K_{ox} \epsilon_{ox} \rho L^2 (\frac{1}{Hx_{ox}})$$

# Final view of the proposed Fabricated view of the Circuit





#### References:

- 1. Plummer, J. D., Deal, M. D., & Griffin, P. B. (2000). Silicon VLSI technology: Fundamentals, practice, and modeling. Upper Saddle River, NJ: Prentice Hall.
- 2. <u>Streetman, B.J. (1980) Solid State Electronic Devices. 2nd Edition, Prentice Hall, Upper Saddle River.</u>
- 3. <u>Mechanism of selective Si3N4 etching over SiO2 in hydrogen-containing fluorocarbon plasma</u> ScienceDirect
- 4. Pagliaro, R., Jr., et al. (1987). Uniformly thick selective epitaxial silicon. *Journal of The Electrochemical Society, 134*(1), 123. https://doi.org/10.1149/1.2100421